| bits           |   | name           |                   | Big Endian Netw    | ork Order        |
|----------------|---|----------------|-------------------|--------------------|------------------|
|                | 3 | primary op     |                   | An carries         |                  |
|                | 2 | dest Addr mode |                   | Dn modulo size,    | high no effect   |
|                | 3 | dest reg       |                   |                    |                  |
|                | 1 | secondary op   | quicks and extra  | Double(1)/Float(   | 0) Default is D  |
|                | 2 | size           | L is default size |                    |                  |
|                | 2 | src Addr mode  | 5                 | 0 equals 32        |                  |
|                | 3 | src reg        | quick             | branch signed from | om PC+1          |
|                |   |                |                   |                    |                  |
| Addr mode      |   |                |                   | size               |                  |
| #00            |   | An             | Not CFR src       | #00                | .W               |
| #01            |   | (An)           |                   | #01                | .L               |
| #10            |   | Dn             | Not CFR src       | #10                | .Q               |
| #11            |   | Special        |                   | #11                | .D/.F            |
| Special        |   |                |                   |                    |                  |
| #000           |   | PC             | Not float         | Not CFR src        |                  |
| #001           |   | (PC+)/(-SP)    | special write     | For PCX subrout    | line             |
| #010           |   | IP             | Not float         | Not CFR src        |                  |
| #011           |   | (IP+)/(-RP)    | special write     | For IPX threaded   | d code           |
| #100           |   | SP             | Not float         | Not CFR src        |                  |
| #101           |   | (SP+)/(-SP)    | 140t Hout         | NOT OF IT SIG      |                  |
| #110           |   | RP             | Not float         | Not CFR src        |                  |
| #111           |   | (RP+)/(-RP)    | 140t ilout        | 1401 01 14 010     |                  |
| <i>H</i> 1 1 1 |   | (14 - )/(14 )  |                   |                    |                  |
| ops            |   | D              |                   | F                  |                  |
| #000           |   | MOV            | No dest read      | MVQ                | quick src args   |
| #001           |   | ADD            | 140 dest read     | ADQ                | unsigned 5 bit   |
| #010           |   | MLL            | Multiply lower    | MLQ                | for compact      |
| #011           |   | SUB            | Waltiply lower    | SBQ                | code             |
| #100           |   | CFR (specials) | No dest read      | BPL                | quick branch     |
| #101           |   | AND            | 140 dest read     | BMI                | 0 and -1 do sign |
| #110           |   | ORR            |                   | BZE                | of 16 bit        |
| #111           |   | XOR            |                   | BNZ                | displacement     |
| #111           |   | λοιτ           |                   | DIVE               | displacement     |
| D/F ops (size) | ) | D/F            |                   |                    |                  |
| #000           |   | FDV            | Divide            |                    |                  |
| #001           |   | FAD            |                   |                    |                  |
| #010           |   | FML            |                   |                    |                  |
| #011           |   | FSB            |                   |                    |                  |
| #100           |   | FBP            | quick branch      |                    |                  |
| #101           |   | FBM            | 0 and 1 do sign   |                    |                  |
| #110           |   | FBD            | of 16 bit         | Branch denorma     | l zero           |

| #111                | FBI                | displacement | Branch infinity |  |
|---------------------|--------------------|--------------|-----------------|--|
|                     |                    |              |                 |  |
| For efficient float | s with own registe |              |                 |  |

| CFR src       |                       |                       |                      |               |          |
|---------------|-----------------------|-----------------------|----------------------|---------------|----------|
| An            | halves                | Reg used as ter       | tiary select operati | ion           |          |
| Dn            | fulls                 |                       |                      |               |          |
| PC            | PCX                   | fast exchange         |                      |               |          |
| IP            | IPX                   | of registers          |                      |               |          |
| SP            | SPX                   | improves code         |                      |               |          |
| RP            | RPX                   | good stuff            |                      |               |          |
| The src MUST  | be an address for     | CFR to be CFR         |                      |               |          |
| halves An     |                       |                       |                      |               |          |
| Blocks of 8   | B,W,L = half          |                       |                      |               |          |
| #000          | EXH                   | Exchange halve        | S                    |               |          |
| #001          | SXL                   | Sign extend low       |                      |               |          |
| #010          | INU                   | Increase upper        |                      |               |          |
| #011          | DCU                   | Decrease upper        |                      |               |          |
| #100          | SLT                   | Shift left Q half     |                      |               |          |
| #101          | SRT                   | Shift right Q half    |                      |               |          |
| #110          | ADU                   | Add upper             |                      |               |          |
| #111          | SBU                   | Subtract upper        |                      |               |          |
| fulls Dn      |                       |                       |                      |               |          |
| Blocks of 8   | W,L,Q                 |                       |                      |               |          |
| #000          | ABS                   | Absolute              |                      |               |          |
| #001          | SGN                   | Sign to 0 or -1       |                      |               |          |
| #010          | NOT                   | Not                   |                      |               |          |
| #011          | CPL                   | Complement            |                      |               |          |
| #100          | WTO (group)           | Write target ove      | rride                |               |          |
| #101          | LSB                   | least significant     | bit (modulo 2)       |               |          |
| #110          | ASR                   | Arith shift right     |                      |               |          |
| #111          | LSR                   | Logic shift right     |                      |               |          |
|               |                       |                       |                      |               |          |
|               | W                     | L                     | Q                    |               |          |
| WTO group     | UCC                   | UCE                   | WTO                  |               |          |
| WTO is set wr | ite target override f | for following instruc | ction for 3 operand  | ls            |          |
|               | llowing instruction   |                       |                      |               |          |
|               |                       | R but not specials    | except WTO make      | es a reserved | nop pair |
|               |                       | e assigned other fu   |                      |               |          |
|               |                       | a L with or joining   |                      |               |          |
|               |                       | W with bit 27 set to  |                      |               |          |
|               |                       |                       |                      |               |          |
| WTO a MOV o   | c,b becomes a = b/    | c for example         |                      | DIV           |          |

| Similar with WTO MVQ all done unsigned |                                                                                |                   |                        | DVQ |  |  |  |
|----------------------------------------|--------------------------------------------------------------------------------|-------------------|------------------------|-----|--|--|--|
|                                        |                                                                                |                   |                        |     |  |  |  |
| WTO branch bed                         | WTO branch becomes conditional register load with address (overrides PC write) |                   |                        |     |  |  |  |
| WTO then                               |                                                                                |                   |                        |     |  |  |  |
| CFR                                    | GTA (P/H)                                                                      | Get translated ac | Get translated address |     |  |  |  |
| WTO                                    | Reserved                                                                       | 48 bit nop?       |                        |     |  |  |  |
|                                        |                                                                                |                   |                        |     |  |  |  |

| D (dst\src)                               | PC vectors          | IP                  | SP                | RP               |         |
|-------------------------------------------|---------------------|---------------------|-------------------|------------------|---------|
| PC                                        | BRK                 | Reserved            | Reserved extens   | ion opcodes      |         |
| IP                                        | TRP                 | system design       | 8 * 8 = 64        |                  |         |
| SP                                        | HPR (P)             | supervisor (P)      |                   |                  |         |
| RP                                        | CIV (H)             | hypervisor (H)      |                   |                  |         |
| F                                         | PC                  | IP                  | SP                | RP               |         |
| PC                                        | COM (0 to 31)       | User opcode         | Reserved vector   | prefix opcodes   |         |
| IP                                        | compressed          | extensions          | 8 * 8 = 64        |                  |         |
| SP                                        | pair                | eval as nop         |                   |                  |         |
| RP                                        | extensions          | if not used (32)    |                   |                  |         |
|                                           |                     |                     |                   |                  |         |
| register D                                | PC                  | IP                  | SP                | RP               |         |
| is src                                    |                     | FCN (float consta   | ant) not branches |                  |         |
| is dest                                   | @BRK                | @TRP (P)            | @HVR (H)          | @CIV (H)         | Set d64 |
| register F                                | PC                  | IP                  | SP                | RP               |         |
| is src                                    |                     | FCN (float consta   | ant) not branches |                  |         |
| is dest                                   |                     | @0                  | OM                |                  | Set d32 |
|                                           |                     |                     |                   |                  |         |
| Blocks of 8                               | supervisor (P)      |                     | hypervisor (H)    |                  |         |
| #000                                      | SNP                 | super nop           | HNP               | hyper nop        |         |
| #001                                      | SUP                 | set user PT d64     | SSP               | set super PT d64 |         |
| #010                                      | EIN                 | enable interrupt    | EVM               | enable virt mem  |         |
| #011                                      | DIN                 | disable interrupt   | DVM               | disable virt mem |         |
| #100                                      | WTI                 | await interrupt     | CLI               | clear interrupt  |         |
| #101                                      | CLS                 | clear supervisor    | CLH               | clear hypervisor |         |
| #110                                      | RSS                 | reset super         | RSH               | reset hyper      |         |
| #111                                      | SIL                 | illegal super       | HIL               | illegal hyper    |         |
|                                           |                     |                     |                   |                  |         |
| HPR is hyperviso                          | or trap             |                     |                   |                  |         |
| BRK is user mod                           | le breakpoint trap  |                     |                   |                  |         |
| CIV is set call int                       | errupt vector (inte | rrupt 0 is page fau | ult)              |                  |         |
|                                           |                     |                     |                   |                  |         |
| SUP and SSP fo                            | llowed by d64 imr   | nediate             |                   |                  |         |
| COM instruction                           | pairs last can be   | tail recursive      |                   |                  |         |
| COM first can no                          | t be                |                     |                   |                  |         |
| This makes (@C                            | OM n COM m d1       | 6) a spare opcode   | space             |                  |         |
| @ opcodes can't use PC, IP, SP, RP as src |                     | RP as src           |                   |                  |         |
| WTO makes all t                           | hese nop pairs      |                     |                   |                  |         |
|                                           |                     |                     |                   |                  |         |
|                                           |                     |                     |                   |                  |         |
|                                           |                     |                     |                   |                  |         |
|                                           |                     |                     |                   |                  |         |
|                                           |                     |                     |                   |                  |         |

| (@COM n (COM        | /I m d16)) spare c    | pcode space          |                    |       |
|---------------------|-----------------------|----------------------|--------------------|-------|
| #nnn11nn0 011s      | ssss opcode form      | points to            |                    |       |
| #mmm11mm0 0         | 11000                 |                      |                    |       |
| #dddddddd dddd      | ldddd                 |                      |                    |       |
|                     |                       |                      |                    |       |
| Difficult to use di | rectly                |                      |                    |       |
| Only first of pair, | branches delay s      | econd as delay slo   | ot.                |       |
| Second after bra    | nch may or may n      | ot speculative exe   | ecute and commit   |       |
| Allow setting up    | and special COM       | ?                    |                    |       |
| #mmm11mm0 0         | 11000                 |                      |                    |       |
| #dddddddd dddd      | ldddd                 | is the instruction   | replaced by profil | e COM |
|                     |                       |                      |                    |       |
| mmm                 | profile counter nu    | umber to increase    |                    |       |
| mm                  | recall to register    | except PC            |                    |       |
|                     |                       |                      |                    |       |
| If register is PC j | ust increment prof    | file counter         |                    |       |
|                     |                       |                      |                    |       |
| Any immediates      | are ordered in the    | main instruction     | stream             |       |
| (BRK/TRP/HPR        | /CIV m d16) spare     | e opcode space       |                    |       |
| #mmm11mm0 1         | 11000                 |                      |                    |       |
| #dddddddd dddd      | ddddd                 |                      |                    |       |
|                     |                       |                      |                    |       |
| Except when mn      | n is PC nnn is regi   | ster special below   | 1                  |       |
| #mmm                |                       |                      |                    |       |
| #000                | Processor serial      | number               |                    |       |
| #001                | Clock counter for     | cycles since pow     | er on (timing)     |       |
| #010                | Clocks stalled sir    | nce on for efficiend | cy measure         |       |
| #011                | Clock with boost      | cycles since on      |                    |       |
| #100                | Branch miss cou       | nt since on          |                    |       |
| #101                | Branch hit count      | since on             |                    |       |
| #110                | Data cache miss       | since on             |                    |       |
| #111                | Instruction cache     | miss since on        |                    |       |
|                     |                       |                      |                    |       |
| When nn is PC o     | clear profile registe | er nnn               |                    |       |
| The register spe    | cials are only clea   | red via power cyc    | le                 |       |

| NOP stability co | ode watermark se     | et                   |                     |                  |  |
|------------------|----------------------|----------------------|---------------------|------------------|--|
| src,dst          | PC,PC                | PC,other             | other,PC            | PC               |  |
| MLL              | WI                   | RP                   | ONG                 |                  |  |
| MLQ              |                      |                      |                     | RDP              |  |
| halves           |                      |                      |                     | 32               |  |
| fulls            |                      |                      |                     | 32               |  |
| BPL              |                      |                      |                     | 32               |  |
| BMI              |                      |                      |                     | 32               |  |
| BZE              |                      |                      |                     | 32               |  |
| BNZ              |                      |                      |                     | 32               |  |
| AND              | 1                    | 31                   | 31                  |                  |  |
| ORR              | 1                    | 31                   | 31                  |                  |  |
| XOR              | 1                    | 31                   | 31                  |                  |  |
| 381              | 3                    | 93                   | 93                  | 192              |  |
|                  | op unless assigne    |                      |                     | .02              |  |
|                  | on opcodes * size    |                      | 1143                | 16 bit           |  |
| T GOOD ON ONE    |                      |                      |                     | 10 511           |  |
| WTO makes all t  | hese nop pairs       |                      |                     |                  |  |
| Add in WTO any   | nop pair versions    |                      | 37719               | 16 bit + 32 bit  |  |
| And WTO any fo   | r D/F with PC, IP,   | SP, RP               |                     |                  |  |
| D16              | 16                   | 8                    | 128                 |                  |  |
| F16              | 16                   | 8                    | 128                 |                  |  |
| DS4              | 2                    | 224                  | 448                 |                  |  |
| DD4              | 4                    | 224                  | 896                 |                  |  |
| FS4              | 2                    | 224                  | 448                 |                  |  |
| FD4              | 4                    | 224                  | 896                 |                  |  |
|                  |                      |                      | 97152               |                  |  |
| Reg - 4          | 28                   |                      |                     |                  |  |
| OPs per block    | 8                    |                      | 134871              | Opcode prefixes  |  |
| Excludes some \  | NTO PC int and W     | /TO PC.IP.SP.RF      | ? float-double      | Still nops       |  |
|                  | s as reserved doul   |                      |                     | , -              |  |
| •                |                      | -                    |                     |                  |  |
| Plus 48 bit WTO  | WTO op               |                      | 67243735            |                  |  |
|                  |                      | TOTAL                | 67378606            |                  |  |
| All on this pag  | e are reserved       |                      |                     |                  |  |
| WRP is write pre | fix WRP d16 as n     | op unless used fo    | r d16 needing xtra  | a write location |  |
| RDP d16 as nop   | unless used for d    | 16 needing extra     | read                |                  |  |
| WTO RDP d16 is   | s valid if d16 has a | alternate write targ | get                 |                  |  |
| RDP WTO is not   | o as WTO will be o   | 116 yet to be defir  | ned                 |                  |  |
| ONG is on goto t | for dense modulo     | switch jumps follo   | wing instruction, z | zero based       |  |

| There are man   | y other nops. Ma     | inly on src,dest o   | choices          |                  |                 |
|-----------------|----------------------|----------------------|------------------|------------------|-----------------|
| DVQ #1,anydivi  | idand,anyquotient?   | ? MLQ #1,any?        |                  |                  |                 |
| Last mnemonic   | operand of 3 is W    | TO operand           |                  |                  |                 |
| Excluding the a | bove 2 all parame    | terized nops are n   | ot reserved      |                  |                 |
| They remain as  | power crypto diffe   | erential nop tools a | and could assist | automated coding |                 |
|                 |                      |                      |                  |                  |                 |
| DVQ #1          | SRT                  | Square root          |                  |                  |                 |
| MLQ #1          | STB                  | Set bit number r     | est zero modulo  | size             |                 |
|                 |                      |                      |                  |                  |                 |
| This completes  | the integer arithme  | etic operations      |                  |                  |                 |
| The reads can l | be parallel, see pip | eline below          |                  |                  |                 |
| Pipeline        |                      |                      |                  |                  |                 |
| Fetch/Decode    | Read Src+            | Read Dst+            | Execute-         | Write Dst Comn   | nit             |
|                 | WTO                  |                      |                  |                  | nop             |
| INS             |                      |                      |                  |                  | nop             |
|                 |                      | WTO                  |                  |                  | nop             |
|                 | INS                  |                      |                  |                  | R2S+ (nop?)     |
|                 |                      |                      | WTO              |                  | X1-             |
|                 |                      | INS                  |                  |                  | R2D+            |
|                 |                      |                      |                  | WTO              | W1 (pass back)  |
|                 |                      |                      | INS              |                  | X2- (pos. void) |
|                 |                      |                      |                  |                  | nop             |
|                 |                      |                      |                  | INS              | W2 (commit)     |
|                 |                      |                      |                  |                  |                 |
| INS is R2S+ R2  | 2D+ (-W1 or -W2)     |                      |                  |                  |                 |
| PC,IP,SP and F  | RP speculate value   | e for commit         |                  |                  |                 |
| Write overrides | + or -               |                      |                  |                  |                 |
| Red box potent  | ial sum zero pre po  | ost                  |                  |                  |                 |
|                 |                      |                      |                  |                  |                 |